# F2732 32K (4K x 8) UV Erasable PROM MOS Memory Products ### Description The F2732 is a 32,768-bit ultraviolet light Erasable and electrically Programmable Read Only Memory (EPROM) manufactured using the Isoplanar n-channel silicon gate technology. Organized 4096 × 8, the F2732 is ideally suited for non-volatile data storage in applications such as 8-bit microprocessor systems, where reprogrammability, high bit-density, maximum performance, and simple interfacing are essential parameters. All inputs and outputs are TTL-compatible. The 3-state outputs become high impedance when the F2732 is deselected, allowing a direct interface capability which is useful in many computer bus structures. The F2732 operates from a single standard +5 V power supply during reading, making it compatible with the latest generations of microprocessors. The F2732 programming technique is the simplest available. All data and address inputs are at TTL levels during programming. A +25 V power supply is connected to the $\overline{G}/VPP$ pin and only those addresses to be programmed need be selected; therefore total programming time is short and field corrections straight forward. The technique is compatible with board-level programming making large systems simple to program. - 4096 x 8-BIT ORGANIZATION - FAST ACCESS TIME 450 ns MAX - **TTL-COMPATIBLE INPUTS AND OUTPUTS** - 3-STATE OUTPUTS FOR WIRED-OR CAPABILITY - SINGLE +5 V POWER SUPPLY FOR READ OPERATION - REDUCED POWER STANDBY MODE - SIMPLEST, FASTEST EPROM PROGRAMMING TECHNIQUE AVAILABLE - OUTPUT ENABLE CONTROL FOR MEMORY EXPANSION - STATIC OPERATION - PIN COMPATIBLE WITH 32K AND 64K ROMs FOR LOW COST PRODUCTION - **LOW POWER DURING PROGRAMMING** - CONTENTS ERASABLE WITH ULTRAVIOLET LIGHT ### Pin Names AO-A11 Address Inputs E Chip Enable (Power Down) Input G/VPP Output Enable / +25 V Program Input DQ0-DQ7 Data Output / Programming Inputs VCC +5 V Supply VSS Ground ### Logic Symbol VCC = Pin 24 VPP = Pin 20 VSS = Pin 12 # Connection Diagram 24-Pin DIP (Top View) | Package | Outline | Order<br>Code | |-------------|---------|---------------| | Ceramic DIP | 7W | D | ### **Absolute Maximum Ratings** VCC Supply Voltage -0.3 V to +6 V Any Input or Output -0.3 V to +6 V Operating Temperature (Ambient) 0°C to 70°C Storage Temperature (Ambient) -65°C to + 125°C All voltages with respect to VSS. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions exceeding those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ## **Block Diagram** | Mode Selection | All voltages | referenced t | o around | |----------------|--------------|-----------------|-----------| | MOOR SHIECHOR | All Vullaues | I GIGI GIICGU I | O GLOUIIG | | Mode | Outputs | Address<br>Inputs | Ē | <b>G</b> ∕VPP | vcc | Note | |--------------------------|------------------------------------|------------------------------------|------------------------------------------|------------------------------------|------|------| | Read | VOL or VOH | VIL or VIH | V <sub>IL</sub> | V <sub>IL</sub> | +5 V | 1 | | Deselect /<br>Active | High Z | VIL or VIH | V <sub>IL</sub> | ViH | +5 V | 1 | | Deselect /<br>Power Down | High Z | VIL or VIH | ViH | V <sub>IH</sub> or V <sub>IL</sub> | +5 V | 1 | | Program | VIH or VIL | VIL or VIH | Pulse V <sub>IH</sub> to V <sub>IL</sub> | VPP | +5 V | 1,2 | | Verify During<br>Program | V <sub>OL</sub> or V <sub>OH</sub> | V <sub>IL</sub> or V <sub>IH</sub> | V <sub>IL</sub> | VIL | +5 V | 1 | | Inhibit Program | High Z | VIL or VIH | V <sub>IH</sub> | VPP | +5 V | 1 | # Read Mode dc Electrical Requirements TA = 0°C to 70°C unless otherwise indicated; all voltages referenced to ground | Symbol | Characteristic | Min | Тур | Max | Unit | |-----------------|--------------------|------|-----|-----------------------|------| | Vcc | Supply Voltage | 4.75 | 5.0 | 5.25 | V | | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | | V <sub>CC</sub> + 1.0 | V | | V <sub>IL</sub> | Input LOW Voltage | -0.1 | | 0.8 | V | Read Mode dc Electrical Characteristics Over full range of operating voltage and temperature unless otherwise indicated; typical values are for $T_A = 25$ °C and nominal supply voltages | Symbol | Characteristic (Note 3) | Min | Тур | Max | Unit | Note | |------------------|--------------------------------------------------|-----|-----|------|------|------| | 1 | Average V <sub>CC</sub> Current<br>Active | | 85 | 150 | mA | 4 | | ICC | Average V <sub>CC</sub> Current<br>Power Down | | 15 | 30 | mA | 4 | | l <sub>IN1</sub> | Input Leakage Current (Except G/VPP) | | | 10 | μΑ | 5 | | l <sub>IN2</sub> | G/VPP Input Leakage Current | | | 10 | μΑ | 5 | | lout | Output Leakage Current | | | 10 | μΑ | 6 | | V <sub>OH</sub> | Output HIGH Voltage<br>I <sub>OH</sub> = -400 μA | 2.4 | | | v | | | V <sub>OL</sub> | Output LOW Voltage<br>I <sub>OL</sub> = 2.1 mA | | | 0.45 | V | | | C <sub>IN1</sub> | Input Capacitance<br>(Except G/VPP) | | 4.0 | 6.0 | pF | 7 | | C <sub>IN2</sub> | G/VPP Input Capacitance | | | 20 | ρF | 7 | | Cout | Output Capacitance | | 8.0 | 12 | pF | 8 | Notes on following page. ### Read Mode ac Electrical Characteristics Over full range of operating voltage and temperature unless otherwise indicated | Symbol | Characteristic | Min | Max | Unit | Note | |-----------------|-----------------------------------------|-----|-----|------|------| | tACC | Address to Output Delay Time | | 450 | ns | 9 | | toE | Output Enable to Output Delay Time | | 120 | ns | 9 | | toff | Output Disable to Output High Impedance | | 100 | ns | | | toh | Address to Output Hold Time | 0 | | ns | | | tCE | Power-up Delay from E to Outputs Active | | 450 | ns | | | t <sub>PD</sub> | Power-down Delay from E to Outputs OFF | | 100 | ns | | #### Notes - V<sub>IL</sub> or V<sub>IH</sub> should be selected on Address and Data inputs as desired - Outputs are in the HIGH state allowing Data In to be applied with TTL drivers. - 3. All voltage levels are referenced to VSS. - 4. Worst case supply currents occur when all inputs are HIGH (including $\overline{G}$ = 5.0 V) and the ambient temperature is $T_A$ = 0°C. - 5. Measured both with $V_{|N}$ = 5.25 V and $V_{|N}$ = 0 V. - 6. Measured both with $V_{OUT} = 5.25 \text{ V}$ and $\overline{G} = 5.0 \text{ V}$ . - 7. Measured with $V_{\text{IN}} = 0 \text{ V}$ , $T_{\text{A}} = 25 ^{\circ}\text{C}$ and f = 1.0 MHz. - 8. Measured with $V_{OUT} = 0 V$ , $T_A = 25$ °C and f = 1.0 MHz. - Timing parameters are measured with input logic levels of V<sub>IL</sub>(max) = 0.8 V and V<sub>IH</sub>(min) = 2.2 V. Timing measurement reference levels are 1.0 V and 2.0 V for inputs and 0.8 V and 2 V for outputs. An output load of 1 TTL gate plus 100 pF is assumed. ## Read Mode Timing Diagram **Erasing Instructions** The contents of the F2732 EPROM can be erased by exposure to high intensity short-wave ultraviolet (UV) light with a wavelength of 2537 Angstroms (Å). This can be accomplished with ultraviolet light EPROM erasure devices which are available from several U.S. manufacturers. These erasure devices contain a UV light source which is usually placed approximately one or two inches from the EPROM to illuminate the transparent window on top of the device. The minimum required integrated dose (intensity x exposure time) of UV light energy incident on the window of the device in order to reliably insure complete erasure is 15 W-s/cm<sup>2</sup>. The UV erasure unit should be periodically calibrated if minimum exposure times are to be used. (Minimum exposure times range from 10 to 45 minutes, depending on model type and age of UV lamp.) If longer exposure times are possible, variations in the output light intensity of the UV light source are not critical. Programming After erasure with a UV source all bits of the memory will be sensed as $V_{OH}$ levels. Any word of the memory may have $V_{OL}$ levels programmed into it. All eight outputs are programmed at one time for any selected address. Words may be programmed in any order. Programming time for any word regardless of the number of bits to be programmed is 50 ms; maximum programming time for all addresses is 205 s. Once programmed to a V<sub>OL</sub> level a bit of the array can be changed back to a V<sub>OH</sub> level by exposing the entire array to a UV source. The programming procedure is as follows: - 1. Apply VCC and VSS with E at VIH. - 2. Apply Vpp to the G/VPP Input. - Apply V<sub>IL</sub> and V<sub>IH</sub> to the Address inputs and outputs to select the data combination to be programmed. - 4. Apply a 50 ms wide V<sub>IL</sub> pulse to E. - Apply V<sub>IL</sub> to G/VPP and remove the drivers from the output. Read out the contents of the memory (this verification step is optional). - Repeat steps 3 through 5 until all desired data has been programmed. - Reduce the G/VPP voltage to V<sub>IL</sub> to change to the normal read mode. ### Caution It is recommended that a 0.1 $\mu$ F capacitor be connected between $\overline{G}/VPP$ and ground to prevent voltage transients that may damage the device. Program Mode dc Electrical Requirements and Characteristics $T_A = 25 \,^{\circ}\text{C} \pm 5 \,^{\circ}\text{C}$ | Symbol | Characteristic | Min | Тур | Max | Unit | Note | |-----------------|---------------------------------------|------|-----|---------------------|------|------| | V <sub>CC</sub> | Supply Voltage | 4.75 | 5.0 | 5.25 | V | | | V <sub>PP</sub> | Programming Input Voltage | 24 | 25 | 26 | \ \ | 1 | | VIL | Input LOW Voltage | -0.1 | | 0.8 | V | | | V <sub>IH</sub> | Input HIGH Voltage (Except G/VPP) | 2.0 | | V <sub>CC</sub> + 1 | ٧ | | | IIN | Input Leakage Current (for any input) | | | 10 | μΑ | 2 | | lpp | V <sub>PP</sub> Supply Current | | | 30 | mA | 3 | | lcc | V <sub>CC</sub> Supply Current | | 85 | 150 | mA | | Notes on following page. | Program | Mode | ac Electrical | Characteristics | and Requirements | ΤA | = 25°C ± 5°C (Note 1) | | |-----------|------|---------------|-------------------|----------------------|----|-----------------------|--| | rivgiaiii | MAGA | at Electrica: | Cital acteristics | allu neuulielilelile | ıΑ | | | | Symbol | Characteristic | Min | Тур | Max | Unit | Note | |-----------------|----------------------------------------|-----|-----|-----|------|------| | tas | Address Set-up Time | 2 | | | μs | | | toes | G Set-up Time | 2 | | | μs | | | tos | Data Set-up Time | 2 | | | μs | | | taH | Address Hold Time | 0 | | Ī | μs | | | tOEH | G Hold Time | 2 | | | μs | | | tDH | Data Hold Time | 2 | | | μs | | | t <sub>PD</sub> | Power-down Delay from E to Outputs OFF | 0 | | 120 | ns | 3 | | tCE | Chip Enable to Data Valid | | | 1 | μs | 4 | | tpw | Program Pulse Width | 45 | 50 | 55 | ms | | | tpR | G Pulse Rise Time During Programming | 50 | | | ns | 1 | | tvR | V <sub>PP</sub> Recovery Time | 2 | | | μs | | ### Notes - 1. A 0.1 $\mu F$ capacitor must be connected between $\overline{G}/VPP$ and ground to prevent voltage transients which may damage the device. - 2. $\frac{V_{IN}}{E} = 5.25 \text{ V to 0 V}.$ 3. $\frac{\overline{E}}{E} = V_{IL}.$ 4. $\overline{E} = V_{IL}, \overline{G} = V_{IL}.$ # **Program Mode Timing Diagram**